## FSM (cond.)

## Design enample = "101" pattern recognition

1. State Miagram (Ind version) & \ A = seeing "0" only B = seeing 1st "1" Resita autent Pattern meningste



| 2. State Table |            |                |         |  |
|----------------|------------|----------------|---------|--|
| Present        | Nex<br>W=0 | t state<br>W=1 | autpart |  |
| A              | A          | B              | 0       |  |
| B              | Ċ          | B              | O       |  |
| C              | A          | D              | O       |  |
| D              | -          | B              | 1       |  |

3, # of FFs = use yzy,=00 (A), 01 (B), 10(c), 11 (D)

| 63   | N.S<br>W=0 W=1 | output |
|------|----------------|--------|
| 4281 | 1/241 1/2YI    | 2      |
| 00   | 00 01          | 0      |
| 0 1  | 10 01          | 6      |
| 10   | 00 11          | 0      |
| 1 1  | 10 01          |        |

4. Derine CombicatA & B.



$$\chi = y_1 \overline{w} + y_2 \overline{y}_1 w$$

$$Y_l = W$$

5. Draw FSM cet.



| Clock_        |       |
|---------------|-------|
| Resetn        |       |
| W             |       |
| y,            |       |
| $\vartheta_1$ |       |
| 2             |       |
| -4-4          | 1 0 1 |

present state A B

```
Veriloz code for a FSM can be written by noing three blocke:
    Comb. cct. A, FFS, Comb. cct B.
 Module seg101 (input Clock, W, Resetn, output Z);
    reg [2:1] y, Y; // y2, y, are the FFs present plate
                     // y2, y, are the next state.
    paremeter A=2'b00, B=2'b01, C=2'b10, D=2'b11;
    11 Comb cet A describing state transitions
    alway@ (w, y)
       Case (y)
         A: if (!w) Y=A; (if input w=o, stay in state A)
else Y=B; (if input w=1, transition to state B)
         B: if(!w) y=c;
             elee Y=B;
         C: if(!w) y = A;
             ekel y=D;
         D: \ \ 4(!w) \ y=c,
              else Y=B;
       end case
    // FFs
    always @ Cposedge Clock)
       if (Resetr ==0) { synchron ous
          y <= A;
       elal
y <= y;
   11 Comb. cet B
     assign Z = (y==D); { assign I to Z if it's in state D
```

end module

Consider all links pointing into A (State transition into A)

1000 (D)

1. when you are in state A and W=0 2. When you are in state c and W=0

$$X = y_1 \overline{w} + y_3 \overline{w} = (y_1 + y_3) \overline{w}$$

let's don't for state B

$$\gamma_2 = y_1 w + y_2 w + y_4 w = (y_1 + y_2 + y_4) w$$

for state C ---

$$\frac{1}{3} = y_2 \overline{v} + y_4 \overline{w} = (y_1 + y_4) \overline{w}$$

for state D ---

(Z=1 Whenever you are in state D) for output 2 = y4

Llesign enample (Arbiter)

- design a FSM that controls access to a shared resources by three devices. Euch device requests use of the reservces by asserting VI, V2 or V3. The arbiter elecides which device "gets the resonne, and sets its grant signal g, 92 or g3. There is appriority scheme. 11 > 12 > 13.

## 1. State Diagram 2 nse 2 FFS Modele arbiter (ingt R[1:3] input Clock, Resets, output [1:3]G); Idle/000. reg [2:1] y, y; paremeter Idle = 2'boo, Gm1=2'bo1, Gnt2=2'b10, Gnt3=2'b11; // State Cliagram alway@ (y, R) case (y) Idle, if (RUI) Y = Gnt1; GM2 else if (RE) Y=Gnt2; else if (RBJ) Y=Gnt3; else Y=Idll; Gnt3/00 Gatl: if (R[1]) Y=Gntl; else Y=1dll; Gut2: (f(RQ)) Y=Gnt2; else y=1dle; Gut3; if (Riz) Y=Gnt3; metreccessary here, but else y=1du; needed when some unual Llefault: 4 (RC3) Y=Gnt3; States enist. Else Y=Idle; 11 FFs always@ (posedge Clock) of (! Reseta) y <= Idle; else y <= y; // cutputs assign G[1] = (y = Gnt1); assign G[2] = (y = Gnt2); assign G[3] = (y = Gnt3); end module